Laser thermal processing of amorphous silicon gates to reduce poly-depletion in CMOS devices

  • Yung Fu Chong
  • , Hans Joachim L. Gossmann
  • , Kin Leong Pey
  • , M. O. Thompson
  • , Andrew T.S. Wee
  • , C. H. Tung

Research output: Contribution to journalArticlepeer-review

13 Scopus citations

Abstract

One major challenge in advanced CMOS technology is to have adequate dopant activation at the polycrystalline silicon (poly-Si) gate/gate oxide interface to minimize the poly-Si depletion effect. In this paper, laser thermal processing (LTP) was employed to fabricate single or dual-layer poly-Si-gated MOS capacitors with ultrathin gate oxides. Capacitance-voltage data show that the carrier concentration at the poly-Si gate/gate oxide interface increases substantially when the devices are subjected to LTP prior to a rapid thermal anneal (RTA). Thus, LTP readily reduces the poly-depletion thickness in MOS devices. For p+-gated capacitors, this is achieved with boron penetration that is equivalent to the control sample with 1000°C, 5 s RTA (without LTP). In addition, results from secondary ion mass spectrometry indicate that the concentration of dopants near the critical gate/gate oxide interface increases significantly after a post-LTP anneal, in good agreement with the electrical data. Time-dependent dielectric breakdown studies show that the gate oxide reliability is not degraded even after LTP at high fluences.

Original languageEnglish
Pages (from-to)669-676
Number of pages8
JournalIEEE Transactions on Electron Devices
Volume51
Issue number5
DOIs
StatePublished - May 2004
Externally publishedYes

Keywords

  • Boron penetration
  • Gate oxide reliability
  • Laser thermal processing (LTP)
  • Poly-depletion

Fingerprint

Dive into the research topics of 'Laser thermal processing of amorphous silicon gates to reduce poly-depletion in CMOS devices'. Together they form a unique fingerprint.

Cite this