Front-End Module Readout and Control Electronics for the PHENIX Multiplicity Vertex Detector

M. N. Ericson, M. D. Alien, J. Boissevain, C. L. Britton

Research output: Contribution to journalArticlepeer-review

3 Scopus citations

Abstract

Front-end module (FEM) readout and control are implemented as modular, high-density, reprogrammable functions in the PHENIX Multiplicity Vertex Detector. FEM control is performed by the heap manager, an FPGA-based circuit in the FEM unit. Each FEM has 256 channels of frontend electronics, readout, and control, all located on an MCM. Data readout, formatting, and control are performed by the heap manager along with 4 interface units that reside outside the MVD detector cylinder. This paper discusses the application of a generic heap manager and the addition of 4 interface module types to meet the specific control and data readout needs of the MVD. Unit functioning, interfaces, timing, data format, and communication rates will be discussed in detail. In addition, subsystem issues regarding mode control, serial architecture and functions, error handling, and FPGA implementation and programming will be presented.

Original languageEnglish
Pages (from-to)833-837
Number of pages5
JournalIEEE Transactions on Nuclear Science
Volume45
Issue number3 PART 1
DOIs
StatePublished - 1998

Fingerprint

Dive into the research topics of 'Front-End Module Readout and Control Electronics for the PHENIX Multiplicity Vertex Detector'. Together they form a unique fingerprint.

Cite this