Abstract
A programmable analog memory address list manager has been developed for use with all analog memory-based detector subsystems of PHENIX. The unit provides simultaneous read/write control, cell write-over protection for both a Level-1 trigger decision delay and digitization latency, and re-ordering of AMU addresses following conversion, at a beam crossing rate of 105 ns. Addresses are handled such that up to 5 Level-1 (LVL-1) events can be maintained in the AMU without write-over. Data tagging is implemented for handling overlapping and shared beam-event data packets. Full usage in all PHENIX analog memory-based detector sub-systems is accomplished by the use of detector-specific programmable parameters - the number of data samples per valid LVL-1 trigger and the sample spacing. Architectural candidates for the system are discussed with emphasis on implementation implications. Details of the design are presented including application specifics, timing information, and test results from a full implementation using programmable logic devices.
Original language | English |
---|---|
Pages | 5-9 |
Number of pages | 5 |
State | Published - 1995 |
Event | Proceedings of the 1995 IEEE Nuclear Science Symposium and Medical Imaging Conference. Part 1 (of 3) - San Francisco, CA, USA Duration: Oct 21 1995 → Oct 28 1995 |
Conference
Conference | Proceedings of the 1995 IEEE Nuclear Science Symposium and Medical Imaging Conference. Part 1 (of 3) |
---|---|
City | San Francisco, CA, USA |
Period | 10/21/95 → 10/28/95 |