A DLL-based Clock Data Recovery with a modified input format

Tae Ho Kim, Sang Ho Kim, Jin Ku Kang

Research output: Contribution to journalArticlepeer-review

2 Scopus citations

Abstract

This letter presents a DLL (Delay Locked Loop)-based CDR (Clock Data Recovery) design with a modified input data format. The proposed CDR recovers the clock and tracks the phase by the proposed training and real data patterns. The proposed input data formatting is done by inserting the '01' pattern in every N-bit data. To prove the feasibility, a 2.4 Gbps CDR is designed and simulated. The training and the real data pattern were formatted as the 10B12B for a high-performance display interface. The CDR achieves less jitter due to the DLL structure. The proposed CDR with the 10B12B format consumes approximately 8mA under 3.3V power supply using 0.25μm CMOS process.

Original languageEnglish
Pages (from-to)539-545
Number of pages7
JournalIEICE Electronics Express
Volume7
Issue number8
DOIs
StatePublished - Apr 25 2010
Externally publishedYes

Keywords

  • 10B12B format
  • CMOS
  • Clock and Data Recovery
  • DLL-based CDR

Fingerprint

Dive into the research topics of 'A DLL-based Clock Data Recovery with a modified input format'. Together they form a unique fingerprint.

Cite this